An area-efficient TDM NoC supporting reconfiguration for mode changes

2016 Tenth IEEE/ACM International Symposium on Networks-on-Chip (NOCS)(2016)

引用 5|浏览32
暂无评分
摘要
This paper presents an area-efficient time-division-multiplexing (TDM) network-on-chip (NoC) intended for use in a multicore platform for hard real-time systems. In such a platform, a mode change at the application level requires the tear-down and set-up of some virtual circuits without affecting the virtual circuits that persist across the mode change. Our NoC supports such reconfiguration in a very efficient way, using the same resources that are used for transmission of regular data. We evaluate the presented NoC in terms of worst-case reconfiguration time, hardware cost, and maximum operating frequency. The results show that the hardware cost for an FPGA implementation of our architecture is a factor of 2.2 to 3.9 times smaller than other NoCs with reconfiguration functionalities, and that the worst-case time for a reconfiguration is shorter or comparable to those NoCs.
更多
查看译文
关键词
area-efficient TDM NoC,mode changes,time-division-multiplexing,network-on-chip,multicore platform,hard real-time systems,application level,virtual circuits,worst-case reconfiguration time,hardware cost,maximum operating frequency,FPGA implementation,reconfiguration functionalities
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要