An NoC Simulator That Supports Deflection Routing, GPU/CPU Integration, and Co-Simulation.

IEEE Trans. on CAD of Integrated Circuits and Systems(2016)

引用 6|浏览19
暂无评分
摘要
We present deflection routing network on chip simulator (DNOC), a network-on-chip simulator. DNOC is primarily a deflection routing simulator, it simulates custom network topologies with detailed deflection router models, and a basic virtual channel router. DNOC can generate various statistics, such as network latency and power. We evaluate the simulator in three typical use cases. In stand-alone simulation, synthetic traffic generators are used to offer load to the network. In synchronous co-simulation, the simulator is integrated as a module within a larger system simulator with synchronization every simulated cycle. In the faster model-based co-simulation mode, a latency model is built, and retuned periodically at longer time intervals. We demonstrate co-simulation by running applications from the Rodinia and SPLASH-2 benchmark sets on mesh variants. DNOC is also able to run on multicore processors, speeding up the simulation of large networks.
更多
查看译文
关键词
Routing,Ports (Computers),Program processors,Benchmark testing,Computational modeling,Mathematical model,Integrated circuit modeling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要