From signal temporal logic to FPGA monitors

MEMOCODE(2015)

引用 52|浏览15
暂无评分
摘要
Due to the heterogeneity and complexity of systems-of-systems (SoS), their simulation is becoming very time consuming, expensive and hence impractical. As a result, design simulation is increasingly being complemented with more efficient design emulation. Runtime monitoring of emulated designs would provide a precious support in the verification activities of such complex systems. We propose novel algorithms for translating signal temporal logic (STL) assertions to hardware runtime monitors implemented in field programmable gate array (FPGA). In order to accommodate to this hardware specific setting, we restrict ourselves to past and bounded future temporal operators interpreted over discrete time. We evaluate our approach on two examples: the mixed signal bounded stabilization property and the serial peripheral interface (SPI) communication protocol. These case studies demonstrate the suitability of our approach for runtime monitoring of both digital and mixed signal systems.
更多
查看译文
关键词
signal temporal logic,FPGA monitors,SoS heterogeneity,SoS complexity,systems-of-systems,design simulation,design emulation,verification activities,complex systems,STL assertions,hardware runtime monitoring,field programmable gate array,hardware specific setting,temporal operators,discrete time,mixed signal bounded stabilization property,serial peripheral interface,SPI communication protocol,digital signal systems,mixed signal systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要