Design and built-in characterization of digital-to-time converters for ultra-low power ADPLLs

ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC)(2015)

引用 12|浏览74
暂无评分
摘要
The newly proposed phase-prediction counter-based ADPLL has achieved a wireless standard-compliant performance at ultra-low power consumption. The digital-to-time converter (DTC) is the key enabler but is nonlinearity can easily create fractional spurs. This paper analyzes the effect of the DTC nonlinearity on in-band fractional spurs and proposes a method to characterize it in a built-in fashion by means of a fine-resolution ΔΣ TDC that forms an outer loop with the DTC. The TDC is realized in 40nm CMOS and exhibits only 1.8ps rms of random jitter.
更多
查看译文
关键词
Fractional spurs,TDC,DTC,ADPLL
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要