An Improved Dynamic Latch Based Comparator for 8-Bit Asynchronous SAR ADC

Anush Bekal, Rohit Joshi,Manish Goswami,Babu R. Singh, Ashok Srivatsava

2015 IEEE Computer Society Annual Symposium on VLSI(2015)

引用 7|浏览1
暂无评分
摘要
High speed analog to digital converters (ADC), memory sense amplifiers, RFID applications, data receivers with low power and area efficient designs has attracted a wide variety of dynamic comparators. This paper presents an improved design for a dynamic latch based comparator in achieving higher speed of conversion targeting 8-bit asynchronous successive approximation register (ASAR) ADC. The comparator has two different stages comprising of a dynamic differential input gain stage and an output latch. The objective of improving the speed of conversion is done by removing the dead time required for reset in the differential input stage. In the proposed work the output node in the differential gain stage requires lesser time to regain higher charge potential. The proposed methodology has been designed and simulated using 180nm CMOS technology operated on a single 1V power supply and achieves complete 8-bit conversion in 75nsec.
更多
查看译文
关键词
Dynamic clocked comparator,Latched comparator,analog to digital converter (ADC),Asynchronous SAR ADC (ASAR),digital-to-analog converter (DAC)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要