Reliability of high-speed SiGe:C HBT under electrical stress close to the SOA limit

Microelectronics Reliability(2015)

引用 15|浏览27
暂无评分
摘要
The reliability of high-speed SiGe:C HBT under electrical stress close to the Safe Operating Area (SOA) limit is analyzed and modeled. A long time stress test, up to 1000h, is performed at bias conditions chosen according to applications targeted for these transistors. During the aging tests, Gummel plots are measured at fixed time to analyze the evolution of base and collector current. At low level injection, we observed an increase of the base current whereas the collector current remains constant for the whole Vbe range and during the 1000h aging time. By means of 2D TCAD simulations, this evolution of base current is attributed to trap activity at the emitter-base junction periphery. Based on TCAD simulation results, we propose an aging law using a differential equation that has been implemented in HiCUM L2 v2.33. This reliability-aware compact model allows designers creating reliability-aware circuit architectures at an early stage of the design procedure, well before real circuits are actually fabricated.
更多
查看译文
关键词
SiGe:C HBT,Safe Operating Area (SOA),Electrical stress,Hot carriers,Compact model,Verilog A,Aging law
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要