Reduced complexity recovery architecture in QAM software receiver

PACRIM. 2005 IEEE Pacific Rim Conference on Communications, Computers and signal Processing, 2005.(2005)

引用 0|浏览3
暂无评分
摘要
In this paper, we present the design and implementation of a new architecture for phase and frequency synchronization in coherent QAM demodulator used in modern digital communication systems. This architecture utilizes the non data aided carrier recovery for synchronization, which is based on the DC error tracking behavior of a control loop. We exploit the hardware-software co-design in this architecture, which makes it flexible for different design parameters. The early-late gate technique as a conventional symbol timing recovery is also addressed within the proposed framework. Hardware-software implementation in field programmable gate array (FPGA) and its issues are presented for different data rates.
更多
查看译文
关键词
reduced complexity recovery architecture,QAM software receiver,frequency synchronization,phase synchronization,digital communication systems,DC error tracking behavior,hardware-software co-design,early-late gate technique,symbol timing recovery,field programmable gate array,FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要