A Low Power 8-Bit Asynchronous SAR ADC Design Using Charge Scaling DAC

2014 Fifth International Symposium on Electronic System Design(2014)

引用 3|浏览2
暂无评分
摘要
This paper instigates a "design of an 8-bit Asynchronous-Successive Approximation Register (ASAR) ADC (analog-to-digital converter) employing a Charge Scaling DAC (digital-to-analog converter)". The design itemizes the word asynchronous, which claims it to be independent of the external clock signal. The proposed design is composed of a Comparator, Charge Scaling DAC and a digital SAR logic block. The design was simulated using 180nm CMOS technology and operated on a single 1 V power supply which dissipated a power of 32.419μW which is much lesser compared to the other existing architecture such as current scaling DAC and voltage scaling DAC.
更多
查看译文
关键词
analog-to-Digital converter,low power,ASAR ADC,Split Capacitive DAC,Successive Approximation (SA)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要