3D Chip stacking with 50 μm pitch lead-free micro-c4 interconnections

2011 IEEE 61st Electronic Components and Technology Conference (ECTC)(2011)

引用 40|浏览50
暂无评分
摘要
3D integration, using fine-pitch and high density vertical interconnects (TSVs), has been drawing considerable interest due to its promise for higher performance and smaller form factor. As the number of I/O increases and the pitch size decreases, interconnect joining process and reliability become critical in the assembly of 3D chip stacks. In this study, 3D chip stacks with more than 48,000 Pb-free solder micro-bump interconnects at 50 μm pitch were assembled and the joint reliability evaluated. Multiple bonding processes were developed, enhanced and characterized by investigating the influence of various bonding parameters such as atmosphere, compression mode and temperature profile on the joint formation. Various test vehicle sizes with multiple layers of thinned die were successfully assembled using the enhanced bonding profile. Underfilling of the narrow gaps between the stack dies was demonstrated using underfills with fine-particle fillers. The assembly yield and interconnection parasitic resistance was quantitatively studied as a function of the number of die layers. The reliability silicon die stacks integrated into modules with organic laminates was characterized by thermal cycling tests.
更多
查看译文
关键词
3D chip stacking,3D integration,fine-pitch,high density vertical interconnects,multiple bonding processes,enhanced bonding profile,fine-particle fillers,assembly yield,interconnection parasitic resistance,organic laminates,thermal cycling tests
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要