An analysis of accelerator coupling in heterogeneous architectures

design automation conference(2015)

引用 101|浏览115
暂无评分
摘要
Existing research on accelerators has emphasized the performance and energy efficiency improvements they can provide, devoting little attention to practical issues such as accelerator invocation and interaction with other on-chip components (e.g. cores, caches). In this paper we present a quantitative study that considers these aspects by implementing seven high-throughput accelerators following three design models: tight coupling behind a CPU, loose out-of-core coupling with Direct Memory Access (DMA) to the LLC, and loose out-of-core coupling with DMA to DRAM. A salient conclusion of our study is that working sets of non-trivial size are best served by loosely-coupled accelerators that integrate private memory blocks tailored to their needs.
更多
查看译文
关键词
DRAM chips,file organisation,microprocessor chips,power aware computing,CPU,DMA,DRAM,LLC,accelerator coupling analysis,direct memory access,energy efficiency improvements,heterogeneous architectures,high-throughput accelerators,loosely-coupled accelerators,on-chip components,out-of-core coupling,private memory blocks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要