Design-space exploration of an eFPGA soft-core based on Multi-Stages Switching Networks

Ph.D. Research in Microelectronics and Electronics(2013)

引用 3|浏览7
暂无评分
摘要
Embedded FPGAs are becoming appealing IPs to enhance modern SoCs, since technology scaling is enabling reconfigurability at lower area impact. This notwithstanding, to become effective eFPGAs should be highly adaptable to support application-specific optimization, in terms of DSP blocks, technology options and floorplan requirements. For that, in this paper, we analyse a soft-core eFPGA template based on Multi-Stage Switching Network which couples high flexibility with a modular design approach based on the regular replication of few simple switch modules for the programmable routing. Implementation on 65nm technology showed the existence of a significantly wide design space which allows to quickly optimize the device for area, speed and/or leakage power. Results show that depending on architectural and technology options adopted, performance can vary in terms of area (~50%), speed (+/-30%) and leakage (~90%) with respect to a reference design.
更多
查看译文
关键词
field programmable gate arrays,integrated circuit layout,network routing,system-on-chip,dsp blocks,soc enhancement,application-specific optimization,architectural options,area power,design-space exploration,embedded fpga,floorplan requirements,leakage power,modular design approach,multistages switching networks,programmable routing,reference design,regular replication,soft-core efpga template,speed power,system on chips,technology options,multi-stage switching networks,soc,efpga,switches,topology,routing,system on chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要