A self-timed dual-rail processor core implementation for microcontrollers

Electronic Devices, Systems and Applications(2011)

引用 3|浏览11
暂无评分
摘要
In recent years, microcontrollers are largely used in varieties of different systems, especially on small embedded systems, small device controllers, and e-devices. Different from general systems, processors inside these systems may not need very powerful computing capability; however, reliability, robustness, low EMI, and low power are the most important criteria. It is a well-known fact that asynchronous circuit can achieve these goals via removing the global clock in the synchronous circuit. However, it's very difficult to implement systems with asynchronous circuits. In 2009, we revealed an asynchronous microcontroller called NCTUAC18 which is compatible with Microchip's PIC18 ISA. It is a quasi-delay-insensitive (QDI) implementation. However, because of the DI /QDI nature, it is inflexible and thus it makes the circuit design even more difficult. In order to meet the DI/QDI constraints, it causes some limitations. To overcome these limitations, we propose a new pipeline model in this paper. Instead of original FPGA implementation, we synthesized the design with TSMC 0.13μm technology. The area and worst case delay are also shown in this paper. With our work, we demonstrate a possible implementation model of processor core with dual-rail Muller pipeline.
更多
查看译文
关键词
asynchronous circuits,microcontrollers,asynchronous circuit,dual-rail muller pipeline,quasidelay-insensitive implementation,self-timed processor core implementation,size 0.13 mum,delay insensitive,dual-rail,microcontroller,muller pipeline,nctuac18,synchronization,logic gate,pipelines,integrated circuit,registers,circuit design,hazards,embedded system,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要