A pipelined ADC design exploration methodology employing circuit-system refinement

Electronics, Communications and Photonics Conference(2011)

引用 0|浏览3
暂无评分
摘要
A pipelined ADC equation-based design space exploration methodology targeting minimum power dissipation is presented. While distinct frontiers are drawn between system-level and circuit-level design phases, this paper shows the importance of a refinement step between both phases. At the system-level, all possible architectures are examined followed by behavioral validation. Using a circuit sizing tool, different circuit topologies are investigated. The refinement phase proves to be important to increase the accuracy of system-level calculations by remapping new circuit-related parameters using the achieved circuit performances. The flow was built in an open system environment where the user has the freedom to change the modeling approach at any level, introduce different equations, and relax/tighten design constraints. An 11-bit ADC design test case is given to illustrate the methodology.
更多
查看译文
关键词
analogue-digital conversion,network synthesis,11-bit adc design test,circuit sizing tool,circuit topology,circuit-level design phase,circuit-related parameters,circuit-system refinement,pipelined adc design exploration methodology,pipelined adc equation-based design space exploration methodology,system-level calculations,system-level design phase,difference equation,noise,mathematical model,integrated circuit,accuracy,power dissipation,capacitors,capacitance,open system
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要