Nonlinear parameterized model order reduction method for synthesis and optimization of VLSI circuits

ICCCAS), 2013 International Conference(2013)

引用 0|浏览4
暂无评分
摘要
A parameterized model order reduction technique for nonlinear VLSI circuit system is presented in this paper, which combines the Proper Orthogonal Decomposition (POD) with the interpolation method and hence overcomes the inefficiency of POD in representing parameterized nonlinear functions. In order to capture the accuracy of the parameterized reduced model over a large range of parameter values, a training scheme is proposed to automatically select the training parameter points by the greedy sampling method. Results show that the accuracy and efficacy are improved in the proposed nonlinear parameterized reduction method.
更多
查看译文
关键词
vlsi,nonlinear functions,greedy sampling method,interpolation method,nonlinear vlsi circuit system,parameterized model order reduction,parameterized nonlinear functions,parameterized reduced model,proper orthogonal decomposition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要