Comprehensive design considerations in die-package-board transceiver channel co-simulation

Xiaohong Jiang, Hong Shi, Chan, A.

Microsystems Packaging Assembly and Circuits Technology Conference(2010)

引用 1|浏览0
暂无评分
摘要
This paper addresses various challenges and considerations associated with high-speed serial link designs. As data rates increase, the importance of assessing overall channel performance grows. Silicon-package-board co-design that considers both frequency and time domain budgets is essential for robust implementation capable of accommodating anticipated channel degradation and achieving time-to-market goals. This paper focuses on a design methodology that can translate package/board transceiver channel loss, cross talk and power supply noise into system jitter degradation, which is a significant factor in the design of almost all communications links such as PCI Express, Ethernet, XAUI, Interlaken, etc. The paper will outline the analysis, modeling, simulation and characterization employed in the electrical design.
更多
查看译文
关键词
electronics packaging,elemental semiconductors,jitter,peripheral interfaces,silicon,telecommunication channels,transceivers,Ethernet,Interlaken,PCI Express,XAUI,channel degradation,channel loss,communications links,comprehensive design considerations,crosstalk,die-package-board transceiver channel cosimulation,high-speed serial link designs,power supply noise,silicon-package-board codesign,time-to-market goals,Design methodology,jitter,packaging,power distribution network,system analysis and design,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要