Loss modeling and optimization for monolithic implementation of the three-level buck converter

Energy Conversion Congress and Exposition(2013)

引用 8|浏览4
暂无评分
摘要
This paper presents parameter extraction based loss modeling to reduce the high-order design space for the three-level buck converter optimized for monolithic implementation. Loss models derived from simulation extracted parameters are presented to reduce model complexity while maintaining accurate loss predictions. The design space is reduced further by analysis of converter characteristics. An optimization approach is applied to select the inductor, the switching frequency, and the sizes of the power devices and the gate drive stages. The loss model and the optimization approach are validated for a 3.7-to-1.15 V, 4 MHz, 2 A converter through detailed circuit simulations in a 0.18 μm CMOS process.
更多
查看译文
关键词
cmos integrated circuits,inductors,monolithic integrated circuits,switching convertors,cmos process,current 2 a,frequency 4 mhz,gate drive stage,high-order design space,inductor,loss model,loss optimization,monolithic implementation,power device,size 0.18 mum,switching frequency,three-level buck converter,voltage 3.7 v to 1.15 v
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要