A Cycle Count Accurate TLM bus modeling approach

VLSI Design, Automation, and Test(2013)

引用 5|浏览9
暂无评分
摘要
This paper presents an effective Cycle-Count Accurate Transaction Level Modeling (CCA-TLM) and simulation technique for a point-to-point bus. We propose a two-phase bus arbitration model and an FSM-based Composite Master-Slave-pair and Arbiter Transaction (CMSAT) model for efficient and accurate dynamic simulations. This approach is particularly effective for bus architecture validation and contention analysis of complex Multi-Processor System-on-Chip (MPSoC) designs. The experiment results show that the proposed approach performs 23 times faster than the Cycle-Accurate (CA) bus model while maintaining 100% accurate timing information at every transaction boundary.
更多
查看译文
关键词
integrated circuit design,integrated circuit modelling,multiprocessing systems,system-on-chip,transmission lines,ca bus model,cmsat model,fsm-based composite master-slave-pair and arbiter transaction model,bus architecture validation,complex multiprocessor system-on-chip design contention analysis,cycle count accurate tlm bus modeling approach,cycle-count accurate transaction level modeling,point-to-point bus simulation technique,two-phase bus arbitration model,system on chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要