Measurement and investigation of thermal properties of the on-chip metallization for integrated power technologies

Microelectronic Test Structures(2013)

引用 6|浏览2
暂无评分
摘要
DMOS transistors in integrated power technologies are often subject to significant self-heating and thus high temperatures. This can lead to device failure and reduced lifetime. Hence, numerical electro-thermal simulations already during circuit design are used to ensure that the device temperature stays within the accepted range. In such simulations, the influence of the on-chip metallization must be considered correctly. Therefore, accurate temperature measurements for different on-chip metallization configurations are required for simulator calibration. In this paper, we present test structures with different metal layers and via configurations suitable for that purpose. We will discuss how accurate results can be obtained that show even very small differences between structures with a similar thermal behavior. The measurement results, combined with numerical simulations, give also valuable insights into the heat removal capability of the on-chip metallization.
更多
查看译文
关键词
mosfet,calibration,failure analysis,numerical analysis,semiconductor device metallisation,semiconductor device reliability,temperature measurement,dmos transistors,circuit design,device failure,device temperature,heat removal capability,integrated power technologies,numerical electro-thermal simulations,on-chip metallization configurations,reduced lifetime,simulator calibration,temperature measurements,thermal property investigation,thermal property measurement,logic gates,heating,copper,metallization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要