High performance 65nm 2T-embedded Flash memory for high reliability SOC applications

Memory Workshop(2010)

引用 6|浏览2
暂无评分
摘要
High speed array architecture and cell optimization in the Uniform Channel Program and Erase (UCPE) floating gate 2 transistor (2T)-embedded flash cell (eFlash) are investigated. It is important to optimize select gate (SG) channel length from 2T-eFlash test array when CG flash device width/length and SG length are pre-determined by other constraints. SG-punch through (PT) driven Gate Disturb (GD) and Gate Induced Drain Leakage current (GIDL) driven GD must be simultaneously studied to determine the optimum CG and SG spacing. For the applications requiring thick tunnel oxide (10 nm) such as automotive products, the conductivities of the Sector Select Gate (SSG) device and Control Gate (CG) flash device are critical for read performance. A double SSG scheme per sector and common metal source line architecture were introduced. In this paper, we report our investigation results to optimize 2T eFlash cell design and array architecture to achieve high performance eFlash operation without sacrificing reliability within the constraint of embedding a flash process in the 65 nm standard logic process.
更多
查看译文
关键词
flash memories,leakage currents,system-on-chip,2t-eflash test array,cg flash device,sg-punch through driven gate disturb,automotive products,cell optimization,control gate flash device,gate induced drain leakage current,high performance 2t-embedded flash memory,high reliability soc application,high speed array architecture,sector select gate device,select gate channel length,size 65 nm,uniform channel program and erase floating gate 2 transistor-embedded flash cell,mathematical model,system on chip,logic gates,constraint optimization,automotive engineering,conductivity,transistors,nonvolatile memory,testing,leakage current
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要