STT-MRAMs for future universal memories: Perspective and prospective

Microelectronics(2019)

引用 24|浏览13
暂无评分
摘要
Electron-spin based data storage for on-chip memories has the potential for ultra-high density, low-power consumption, very high endurance, and reasonably low read/write latency. In this article, we analyze the energy-performance characteristics of a state-of-the-art spin-transfer-torque based magnetic random access memories (STT-MRAM) bit-cell in the presence of parametric process variations. In order to realize ultra low power under process variations, we propose device and bit-cell level design techniques. Such design methods at various levels of design abstraction has been found to achieve substantially enhanced robustness, density, reliability and low power as compared to their charge-based counterparts for future embedded applications.
更多
查看译文
关键词
mram devices,integrated circuit reliability,stt-mram bit-cell,bit-cell level design techniques,charge-based counterparts,electron-spin based data storage,energy-performance characteristics,low-power consumption,on-chip memories,read-write latency,reliability,spin-transfer-torque based magnetic random access memory bit-cell,universal memories,mtj,spin-transfer torque,low power,memory,parametric process variations,scaling,saturation magnetization,spin transfer torque,data storage,resistance,switches,process variation,design method,chip,torque
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要