Dynamic programming approach to high frame-rate stereo correspondence: A pipelined architecture implemented on a field programmable gate array

Niagara Falls, ON(2008)

引用 14|浏览1
暂无评分
摘要
Estimation of depth within an imaged scene can be formulated as a stereo correspondence problem. Typical software solutions tend to be too slow for high frame rate (i.e. ges 30 fps) performance. Equivalent hardware solutions, however, can result in marked improvements. This paper explores one such pipelined hardware implementation that generates dense binocular disparity (depth) estimates at frame rates of up to 200 fps or more. The architecture is based on a dynamic programming maximum likelihood (DPML) formulation developed by Cox et al. [1996]. A field programmable gate array (FPGA) implementation of this architecture demonstrates equivalent accuracy while executing at significantly higher frame rates. It is noted that the architecture holds potential for more generalized hardware implementations of dynamic programming solutions [W. James et al.].
更多
查看译文
关键词
dynamic programming,field programmable gate arrays,pipeline processing,stereo image processing,dense binocular disparity estimates,dynamic programming maximum likelihood,field programmable gate array,high frame rate stereo correspondence,imaged scene,pipelined architecture,pipelined hardware implementation,real time systems,stereo vision,pipelines,pixel,maximum likelihood,hardware,correspondence problem,computer architecture,maximum likelihood estimation,binocular disparity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要