Quantifying the Gap Between FPGA and Custom CMOS to Aid Microarchitectural Design

VLSI) Systems, IEEE Transactions  (2014)

引用 22|浏览2
暂无评分
摘要
This paper compares the delay and area of a comprehensive set of processor building block circuits when implemented on custom CMOS and FPGA substrates, then uses these results to show how soft processor microarchitectures should be different from those of hard processors. We find that the ratios of the custom CMOS versus FPGA area for different building blocks varies considerably more than the speed ratios, thus, area ratios have more impact on microarchitecture choices. Complete processor cores on an FPGA use 17-27 × more area (“area ratio”) than the same design implemented in custom CMOS. Building blocks with dedicated hardware support on FPGAs such as SRAMs, adders, and multipliers are particularly area-efficient (2-7×), while multiplexers and content-addressable memories (CAM) are particularly area-inefficient (>100×). Applying these results, we find out-of-order soft processors should use physical register file organizations to minimize CAM size.
更多
查看译文
关键词
CMOS integrated circuits,SRAM chips,adders,content-addressable storage,field programmable gate arrays,integrated circuit design,microprocessor chips,multiplexing equipment,CAM,FPGA,SRAM,adders,content addressable memories,custom CMOS,field programmable gate arrays,hard processors,microarchitectural design,multiplexers,multipliers,processor building block circuits,processor cores,soft processor microarchitectures
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要