Bayesian model fusion: Enabling test cost reduction of analog/RF circuits via wafer-level spatial variation modeling

ITC(2014)

引用 7|浏览3
暂无评分
摘要
In this paper, a novel Bayesian model fusion (BMF) method is proposed for test cost reduction based on wafer-level spatial variation modeling. BMF relies on the assumption that a large number of wafers of the same circuit design (e.g., all wafers from the same lot) share a similar spatial pattern. Hence, the measurement data from one wafer can be borrowed to model the spatial variation of other wafers via Bayesian inference. By applying the Sherman-Morrison-Woodbury formula, a fast numerical algorithm is derived to reduce the computational cost of BMF for practical test applications. Furthermore, a new test methodology is developed based on BMF and it closely monitors the escape rate and yield loss. As is demonstrated by the wafer probe measurement data of an industrial RF transceiver, BMF achieves 1.125× reduction in test cost and 2.6× reduction in yield loss, compared to the conventional approach based on virtual probe (VP).
更多
查看译文
关键词
practical test methodology applications,escape rate,industrial rf transceiver,bayesian model fusion method,bayesian inference,bmf method,analogue integrated circuits,bayes methods,numerical analysis,radiofrequency integrated circuits,wafer probe measurement data,wafer-level spatial variation modeling,sherman-morrison-woodbury formula,spatial pattern,system-on-chip,virtual probe,computational cost reduction,analog-rf circuit design,fast numerical algorithm,yield loss,enabling test cost reduction,vp,losses,cost reduction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要