Novel Spare TSV Deployment for 3-D ICs Considering Yield and Timing Constraints

IEEE Trans. on CAD of Integrated Circuits and Systems(2015)

引用 25|浏览45
暂无评分
摘要
In 3-D integrated circuits, through silicon via (TSV) is a critical enabling technique to provide vertical connections. However, it may suffer from many reliability issues such as undercut, misalignment, or random open defects. Various fault-tolerance mechanisms have been proposed in literature to improve yield, at the cost of significant area overhead. In this paper, we focus on the structure that uses one spare TSV for a group of original TSVs, and study the optimal assignment of spare TSVs under yield and timing constraints to minimize the total area overhead. We show that such problem can be modeled as a constrained graph decomposition problem. Two efficient heuristics are further developed to address this problem. Experimental results show that under the same yield and timing constraints, our heuristic can reduce the area overhead induced by the fault-tolerance mechanisms by up to 61%, compared with a seemingly more intuitive nearest-neighbor-based heuristic.
更多
查看译文
关键词
constrained graph decomposition problem,TSV,yield constraints,integrated circuit reliability,through silicon via (tsv),Fault-tolerance,vertical connections,three dimensional integrated circuits (3-D IC),three-dimensional integrated circuits,through silicon via (TSV),fault tolerance,tsv,nearest neighbor based heuristic,3D integrated circuits,through silicon via,3d ic,3d integrated circuits,fault tolerance mechanisms,Fault-Tolerance,timing constraints,three dimensional integrated circuits (3-d ic),Reliability,integrated circuit yield,reliability,spare tsv deployment,graph theory,3D IC,fault-tolerance,spare TSV deployment,reliability issues
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要