A ΣΔ modulator for low power energy meter application

Solid-State and Integrated Circuit Technology(2012)

引用 0|浏览11
暂无评分
摘要
The design of a third-order single-bit discrete-time ΣΔ modulator for low-power energy meter application is presented. The modulator employs an input feed-forward topology in order to reduce internal signal swings, thus relaxes the linearity and slew rate requirements on amplifiers. A partially switched amplifier is utilized in the first integrators for low-power consumption. The circuits, simulated at the transistor level using a 0.13-μm CMOS process, obtains a peak SNDR of 99dB over an input signal bandwidth of 14-kHz. The simulated power consumption is 316μW with a 1.2-V supply voltage at a 3.584MHz sampling clock.
更多
查看译文
关键词
cmos process,sigma-delta modulation,feedforward,feedforward topology,slew rate,voltage 1.2 v,internal signal swings,discrete time σδ modulator,amplifiers,power meters,low-power electronics,low power energy meter,frequency 3.584 mhz,power 316 muw,bandwidth 14 khz,discrete time systems,partially switched amplifier,size 0.13 mum,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要