Modeling and simulation of jitter in phase-locked loops due to substrate noise

BMAS 2005. Proceedings of the 2005 IEEE International Behavioral Modeling and Simulation Workshop, 2005.(2005)

引用 8|浏览4
暂无评分
摘要
This paper presents a methodology to simulate, at the system-level, substrate noise coupling to phase-locked loop (PLL) circuits. Macro models of the noise coupling to the PLL are proposed based on the concept of an impulse sensitivity function (ISF). A system-level simulation is implemented using Verilog-A and achieves significant advantage, namely 50 times speed enhancement over circuit-level simulation. Furthermore, a period histogram and its variations are considered as metrics to analyze the substrate noise effects on the PLL and the simulation method is verified by comparison with the measured data of period histogram variation patterns.
更多
查看译文
关键词
jitter modeling,jitter simulation,phase-locked loops,substrate noise coupling,PLL circuits,impulse sensitivity function,system-level simulation,Verilog-A,circuit-level simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要