Cycling endurance optimization scheme for 1Mb STT-MRAM in 40nm technology

ISSCC(2013)

引用 39|浏览51
暂无评分
摘要
Spin-transfer-torque (STT) MRAM is considered as a good candidate for next-generation memory that can replace Flash, SRAM and DRAM as well. As a replacement of SRAM or DRAM, write endurance more than 1012 cycles is required. However, due to limitation in the reliability of magnetic tunnel junction (MTJ), the required endurance may not be achieved if the MTJ is overstressed by the write voltage. In this paper, a new write-path design with wire-resistance-balance scheme is presented that minimizes the voltage stress on MTJ during write operation for cells near the write buffer. Simulation shows the voltage across MTJ becomes more uniform for cells from top to bottom of array. This new scheme is implemented into 1Mb MRAM test-chip and is fabricated in TSMC 40nm low-power process. Cycling testing shows that write endurance can be improved as compared to the previous design.
更多
查看译文
关键词
magnetic tunnel junction,mram devices,cycling endurance optimization scheme,tsmc low-power process,mram test-chip,wire-resistance-balance scheme,cycling testing,mtj,size 40 nm,next-generation memory,low-power electronics,spin-transfer-torque,stt-mram,voltage stress minimization,write buffer,write-path design,magnetic tunnelling,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要