A 4-GHz universal high-frequency on-chip testing platform for IP validation

VTS(2014)

引用 5|浏览34
暂无评分
摘要
This paper describes an on-chip intellectual property (IP) testing platform, Universal High Frequency Test structure (UHFTs), which makes logic, memory, and analog / mixed-signal IPs at-speed testable in the same testing structure. Any functional testing pattern can be loaded from an external pattern generator or a tester through standard 5-pin JTAG interfaces operating at 10 MHz or below. The on-chip multichannel JTAG interface and elastic buffers convert an externally supplied pattern to an on-chip at-speed high-frequency pattern. The pattern can have address, data, and control fields. Each field is applied as input to a DUT in anyone of 16 available DUT sites, fully synchronized to the on-chip global clock. The output from the DUT is captured at-speed and stored in an output buffer. The content of the output buffer is read out to an external tester through the elastic-buffer and JTAG interfaces under a program control. UHFTs, implemented in TSMC 28-nm High Performance CMOS process, has been successfully used in digital, including ATPG, BIST, and vector-based tests with the capability of mixed-signal and analog tests. UHFTs have been designed with a frequency goal of 4 GHz in TSMC 28-nm CMOS process in the slow corner.
更多
查看译文
关键词
tsmc high performance cmos process,on-chip ip testing platform,uhft,high-frequency pattern,integrated circuit testing,control fields,on-chip multichannel jtag interface,mixed-signal tests,logic ip,size 28 nm,digital/analog/mixed-signal,atpg,universal high frequency test structure,high speed,data fields,program control,device-under-test,on-chip tester,automatic test pattern generation,flexible,universal,automatic test equipment,on-chip global clock,system-on-chip,mixed-signal ip,on-chip intellectual property testing platform,industrial property,bist,external pattern generator,built-in self-test,joint test action group,ip validation,dut sites,elastic buffers,frequency 4 ghz,analog ip,vector-based tests,memory ip,analog tests,address fields,functional testing pattern,system on chip,phase locked loops,device under test
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要