Optimal FPGA module placement with temporal precedence constraints

DATE(2001)

引用 163|浏览325
暂无评分
摘要
We consider the optimal placement of hardware modules in space and time for FPGA architectures with reconfiguration capabilities, where modules are modeled as three-dimensional boxes in space and time. Using a graph-theoretic characterization of feasible packings, we are able to solve the following problems:(a) Find the minimal execution rime of the given problem on an FPGA of fixed size.(b) Find the FPGA of minimal size to accomplish the tasks within a fixed rime limit.Furthermore, our approach is perfectly suited for the treatment of precedence constraints for the sequence of tasks, M which are present in virtually all practical instances. Additional mathematical structures are developed that lead to a powerful framework for computing optimal solutions. The usefulness is illustrated by computational results.
更多
查看译文
关键词
grid computing,field programmable gate arrays,graph theory,mathematical structures,mathematics,three dimensional,computational complexity,logic design,hardware,prototypes,system level design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要