Mixed Allocation Of Adjustable Delay Buffers Combined With Buffer Sizing In Clock Tree Synthesis Of Multiple Power Mode Designs

Kitae Park, Geunho Kim,Taewhan Kim

DATE '14: Proceedings of the conference on Design, Automation & Test in Europe(2014)

引用 2|浏览10
暂无评分
摘要
Recently, many works have shown that adjustable delay buffer (ADB) whose delay is adjustable dynamically can effectively solve the clock skew variation problem in the designs with multiple power modes. However, all the previous works of ADB allocation inherently entail two critical limitations, which are the adjusted delays by ADB are always increments and the low cost buffer sizing has never been or not been primarily taken into account. To demonstrate how much overcoming the two limitations is effective in resolving the clock skew constraint, we characterize the two types of ADBs called CADB (capacitor based ADB) and IADB (inverter based ADB) and show that the adjusted delays by IADB can be decremented, and show that the clock skew violation in some clock trees of multiple power modes can be resolved by applying buffer sizing together with using only a small number of IADBs and CADBs.
更多
查看译文
关键词
buffer circuits,clocks,ADB allocation,CADB,IADB,adjustable delay buffer,buffer sizing,capacitor based ADB,clock skew constraint,clock skew variation problem,clock skew violation,clock tree synthesis,inverter based ADB,mixed allocation,multiple power mode design,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要