On-The-Fly Programmable Hardware For Networks

I Hadzic,Jm Smith, Ws Marcus

GLOBECOM 98: IEEE GLOBECOM 1998 - CONFERENCE RECORD, VOLS 1-6: THE BRIDGE TO GLOBAL INTEGRATION(1998)

引用 49|浏览10
暂无评分
摘要
Ongoing research in adaptive protocols and active networks has presumed that flexibility is offered exclusively through software systems and the performance implications have generated considerable skepticism. The Programmable Protocol Processing Pipeline (P4) exploits the dynamic reconfigurability of RAM based Field Programmable Gate Arrays (FP-GAs) to provide both hardware performance and dynamic functionality to network components.We use forward error correction (FEC) as an example of a protocol processing function which we insert and remove from protocol stack on an as-needed basis. Our measurements show that the P4 is able to process the data stream at OC-3 (155 Mbps) link rate, and consequently improve TCP performance in noisy environments.
更多
查看译文
关键词
protocols,transport protocols,prototypes,active network,convolutional codes,hardware,software systems,forward error correction,measurements,space exploration,noise,fpga,field programmable gate array,active networks,field programmable gate arrays,pipelines,adaptive systems,programmable logic devices,protocol stack,convolutional code
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要