Automatic Creation of Domain-Specific Reconfigurable CPLDs for SoC

IEEE Trans. on CAD of Integrated Circuits and Systems(2007)

引用 22|浏览7
暂无评分
摘要
This paper presents tools that automate the creation of domain-specific complex programmable logic devices (CPLDs), targeted for systems-on-a-chip. By tailoring full-crossbar-based CPLDs to the domains that they support, we provide results that beat fixed reconfigurable architectures by 5.5times-11.8times on average in terms of area-delay product. We also create sparse-crossbar-based CPLD architectures, using a novel switch-smoothing algorithm that makes the crossbars amenable to layout. This algorithm reduced the wire jog pitch of our largest layout from 48 to just 3, allowing for a compact very-large-scale-integration layout. These sparse-crossbar-based CPLDs require just 0.37times the area and 0.30times the delay of our full-crossbar-based CPLDs. We also address the question of how best to add resources to a CPLD in order to support future, unknown circuits, concluding that the best strategy is to add 5% to the crossbar switch density and to provide additional programmable logic arrays of the same size found in the base architecture
更多
查看译文
关键词
additional programmable logic array,base architecture,domain-specific complex programmable logic,largest layout,cpld architecture,sparse-crossbar-based cplds,area-delay product,best strategy,domain-specific reconfigurable cplds,compact very-large-scale-integration layout,full-crossbar-based cplds,automatic creation,system on chip,computer architecture,very large scale integration,indexing terms,programmable logic array,hardware,circuits,soc,protocols,system on a chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要