Analysis and mitigation of NBTI-induced performance degradation for power-gated circuits

ISLPED(2011)

引用 22|浏览29
暂无评分
摘要
Device aging, which causes significant loss on circuit performance and lifetime, has been a main factor in reliability degradation of nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional downscaling of supply voltage, necessitate an aging-aware analysis and optimization flow in the early design stages. Since PMOS sleep transistors in power-gated circuits suffer from static NBTI during active mode and age very rapidly, the aging of power-gated circuits should be explicitly addressed. In this paper, for power-gated circuits, we present a novel methodology for analyzing and mitigating NBTI-induced performance degradation. Aging effects on both logic networks and sleep transistors are jointly considered for accurate analysis. By introducing 25% redundant sleep transistors with reverse body bias applied, the proposed methodology can significantly mitigate the long-term performance degradation and thus extend the circuit lifetime by 3X.
更多
查看译文
关键词
aging effects,aging,leakage,logic networks,aging-aware analysis,mitigating nbti-induced performance degradation,nbti-induced performance degradation mitigation,pmos sleep transistors,power-gated circuit,long-term performance degradation,circuit lifetime,accurate analysis,semiconductor device reliability,reverse body bias,novel methodology,nbti,power-gated circuits,reliability degradation,circuit performance,mosfet,proposed methodology,ageing,power gating,integrated circuit,transistors,degradation,logic gate,mathematical model,logic gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要