Global routing and track assignment for flip-chip designs

DAC(2010)

引用 16|浏览8
暂无评分
摘要
This paper describes a solution for global routing and track assignment of flip-chip I/O nets. Voronoi Diagram (VD) is used to partition the open routing space and the geometrical properties of VD graph are exploited to create global routing channels with capacity and congestion considerations. A network flow algorithm is used to achieve optimal global routing. The regularity of the flip-chip bump placement is observed and allows us to reduce the size of global routing channel graph by over 50% to speed up computation. A track assignment algorithm avoids crossing wires before completing the final route with a detailed router. Experiment results using actual silicon chip data demonstrate that our solution achieves good quality of results compared to an implementation used in a commercial tool. Categories and Subject Descriptors: B.7.2 [Integrated Circuits]: Design Aids — Layout, Placement and Routing General Terms: Algorithms, Design
更多
查看译文
关键词
optimal global routing,track assignment,global routing channel,flip-chip,network flow algorithm,flip-chip bump placement,global routing,open routing space,voronoi diagram,global routing channel graph,track assignment algorithm,vd graph,flip-chip design,routing,flip chip,packaging,electronics packaging,central processing unit,computational geometry,network routing,channel capacity,silicon,chip,network flow,graph theory,application specific integrated circuits,metals,algorithm design and analysis,microelectronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要