A 38 Gb/s to 43 Gb/s Monolithic Optical Receiver in 65 nm CMOS Technology

IEEE Trans. on Circuits and Systems(2013)

引用 19|浏览12
暂无评分
摘要
A scaled 40 Gb/s optical receiver incorporating a transimpedance amplifier (TIA), a limiting amplifier (LA), a clock and data recovery (CDR), and a 1:4 demultiplexer was proposed in 65 nm CMOS technology. The TIA employs a regulated cascode structure to achieve low input resistance and a stable dc operating point, whereas the LA adopts the third-order interleaving active feedback technique to obtain greater bandwidth and flatter frequency response. A 10 GHz LC-based voltage controlled oscillator with a ring structure that generates eight phases is presented. A quarter-rate phase detector in the CDR samples the 40 Gb/s input data, which are retimed and demultiplexed into four sets of 10 Gb/s output data. Experimental results show that the recovered clock exhibits a phase noise of -112.39 dBc/Hz@10 MHz from a carrier frequency of 10 GHz, in response to 231-1 PRBS input. The retimed and demultiplexed data exhibit a peak-peak jitter of 4.46 ps and an RMS jitter of 1.18 ps. The core circuit of the receiver consumes 160 mW from a 1.2 V supply.
更多
查看译文
关键词
quarter-rate phase detector,bit rate 38 gbit/s to 43 gbit/s,cmos integrated circuits,clock and data recovery (cdr),eight-phase lc voltage controlled oscillator (vco),microwave photonics,1:4 demultiplexer,limiting amplifier,third-order interleaving active feedback technique,voltage-controlled oscillators,voltage 1.2 v,size 65 nm,frequency response,limiting amplifier (la),demultiplexing equipment,operational amplifiers,frequency 10 ghz,monolithic optical receiver,optical receiver,power 160 mw,cmos technology,clock and data recovery,optical receivers,phase detectors,transimpedance amplifier,integrated optics,voltage controlled oscillator,interleaving active feedback,clock and data recovery circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要