A Methodology for Characterization of Large Macro Cells and IP Blocks Considering Process Variations

San Jose, CA(2008)

引用 13|浏览2
暂无评分
摘要
Integrated circuits today rely on extensive re-use of pre-characterized IP bocks and macro cells to meet the demand for high performance system on chip (SoC). In this paper we propose a methodology for characterization of IP blocks and macro cells for statistical timing analysis considering process variations and spatial correlations. We develop efficient models for capturing both inter-die and intra-die variations in devices and interconnects. Increasing variability of the process parameters in sub-nanometer designs requires instance-specific characterization of these design blocks. We propose a technique for instance- specific calibration of pre-characterized timing model. The proposed approach was evaluated on large industrial designs of 1.2 M and 3.5 M gates in 65 nm technology and validated against SPICE for accuracy.
更多
查看译文
关键词
large macro cells,process variations,process variation,precharacterized ip bock,efficient model,design block,process parameter,instance-specific characterization,ip block,pre-characterized timing model,macro cell,statistical timing analysis,statistical analysis,calibration,system on chip,computer science,integrated circuit,hardware,spatial correlation,system on a chip,embedded system,industrial design,design methodology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要