A Fractional-N Pll With Dual-Mode Detector And Counter

IEICE TRANSACTIONS ON ELECTRONICS(2012)

引用 1|浏览1
暂无评分
摘要
A fractional-N phase-locked loop (PLL) is designed for the DigRF interface. The digital part of the PLL mainly consists of a dual-mode phase frequency detector (PFD), a digital counter, and a digital delta-sigma modulator (DSM). The PFD can operate on either 52 MHz or 26 MHz reference frequencies, depending on its use of only the rising edge or both the rising and the falling edges of the reference clock. The interface between the counter and the DSM is designed to give enough timing margin in terms of the signal round-trip delay. The circuitry is implemented using a 90-nm CMOS process technology with a 1.2-V supply, draining 1 mA.
更多
查看译文
关键词
fractional-N PLL, dual-mode detector, phase frequency detector, digital counter, digital delta-sigma modulator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要