A 45 nm SOI Embedded DRAM Macro for the POWER™ Processor 32 MByte On-Chip L3 Cache.

J. Solid-State Circuits(2011)

引用 88|浏览68
暂无评分
摘要
A 1.35 ns random access and 1.7 ns-random-cycle SOI embedded-DRAM macro has been developed for the POWER7 (TM) high-performance microprocessor. The macro employs a 6 transistor micro sense-amplifier architecture with extended precharge scheme to enhance the sensing margin for product quality. The detailed study shows a 67% bit-line power reduction with only 1.7% area overhead, while improving a read zero margin by more than 500ps. The array voltage window is improved by the programmable BL voltage generator, allowing the embedded DRAM to operate reliably without constraining of the microprocessor voltage supply windows. The 2.5nm gate oxide (G(OX)) transistor cell with deep-trench capacitor is accessed by the 1.7 V wordline high voltage (VPP) with -0.4 V WL low voltage (VWL), and both are generated internally within the microprocessor. This results in a 32 MB on-chip L3 on-chip-cache for 8 cores in a 567 mm(2) POWER7 (TM) die.
更多
查看译文
关键词
cache storage,microprocessor chips,random-access storage,silicon-on-insulator,6 transistor micro sense-amplifier architecture,POWER processor,POWER7 high-performance microprocessor,SOI embedded DRAM macro,SOI embedded-DRAM macro,deep-trench capacitor,extended precharge scheme,microprocessor voltage supply windows,on-chip L3 cache,product quality,programmable BL voltage generator,random access,sensing margin,size 45 nm,DRAM Macro,embedded DRAM Cache
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要