Real-time cache management framework for multi-core architectures

Real-Time and Embedded Technology and Applications Symposium(2013)

引用 254|浏览1
暂无评分
摘要
Multi-core architectures are shaking the fundamental assumption that in real-time systems the WCET, used to analyze the schedulability of the complete system, is calculated on individual tasks. This is not even true in an approximate sense in a modern multi-core chip, due to interference caused by hardware resource sharing. In this work we propose (1) a complete framework to analyze and profile task memory access patterns and (2) a novel kernel-level cache management technique to enforce an efficient and deterministic cache allocation of the most frequently accessed memory areas. In this way, we provide a powerful tool to address one of the main sources of interference in a system where the last level of cache is shared among two or more CPUs. The technique has been implemented on commercial hardware and our evaluations show that it can be used to significantly improve the predictability of a given set of critical tasks.
更多
查看译文
关键词
real-time cache management framework,profile task memory access,complete framework,commercial hardware,deterministic cache allocation,multi-core architecture,hardware resource sharing,accessed memory area,complete system,Multi-core architecture,real-time system,novel kernel-level cache management
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要