Application space exploration of a heterogeneous run-time configurable digital signal processor

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2013)

引用 21|浏览1
暂无评分
摘要
This paper describes the application space exploration of a heterogeneous digital signal processor with dynamic reconfiguration capabilities. The device is built around three reconfigurable engines featuring different flavours and computation granularities that make it suitable for a wide range of signal processing application domains such as video coding, image processing, telecommunications, and cryptography. Performance of signal processing applications is evaluated from measurements performed on a CMOS 90 nm prototype. In order to characterize the application space of the processor, performance is compared with state-of-the-art devices, taking programmability, computational capabilities, and energy efficiency as the main metrics. The device exploits performance and energy efficiency significantly more than general purpose processors, while still maintaining a user-friendly programming approach that mainly relies on software-oriented languages. The device is able to achieve 1.2 to 15 GOPS with an energy efficiency from 2 to 50 GOPS/W when running the selected applications.
更多
查看译文
关键词
run-time configurable digital signal,heterogeneous digital signal processor,signal processing application,general purpose processor,application space,image processing,application space exploration,computation granularity,state-of-the-art device,selected application,energy efficiency,edge detection,reconfigurable computing,ethernet,cmos integrated circuits,cryptography
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要