A flip-flop for the DPA resistant three-phase dual-rail pre-charge logic family

Periodicals(2012)

引用 25|浏览1
暂无评分
摘要
AbstractThis paper investigates the design of a data flip-flop compatible with the three-phase dual-rail pre-charge logic (TDPL) family. TDPL is a differential power analysis (DPA) resistant dual-rail logic style whose power consumption is insensitive to unbalanced load conditions, based on a three phase operation where, in order to obtain a constant energy consumption, an additional discharge phase is performed after pre-charge and evaluation. In this work, the TDPL basic gates operation is shortly summarized and the TDPL flip-flop implementation is reported. A part of an encryption algorithm is used as case a study to prove the effectiveness of the proposed circuit. Simulation results in a 65 nmCMOS process show an improvement in the energy consumption balancing in excess of 10 times with respect to the state of the art.
更多
查看译文
关键词
tdpl basic gates operation,constant energy consumption,dpa resistant three-phase dual-rail,differential power analysis,three-phase dual-rail pre-charge logic,power consumption,energy consumption balancing,resistant dual-rail logic style,phase operation,additional discharge phase,tdpl flip-flop implementation,pre-charge logic family,security,logic gates,logic design,routing,cryptography,low power electronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要