Power-Aware High-Level Synthesis With Clock Skew Management

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2012)

引用 3|浏览0
暂无评分
摘要
An effective clock-skew scheduling scheme in the high-level synthesis process targeted for power and speed optimization is presented. The proposed scheme has the following distinctive features: 1) a clock-skew management algorithm that selects a minimum set of clock phases to achieve the optimization goals is developed; 2) the effect of module binding in high-level synthesis was not considered in previous studies, which may lead to designs with timing violation; a discussion on how to model the effect of module binding is provided; 3) a heuristic low-power module binding algorithm that provides near-optimal results quickly is proposed; and 4) a technique called reallocation is proposed to exploit all available skews and thus maximize the capability of clock-skew scheduling. Experimental results show that, on the average, 48% power reduction is achieved by the proposed method. At most five clock phases are required, while in most cases two to four clock phases are sufficient.
更多
查看译文
关键词
clock phase,speed optimization,power optimization,power aware computing,scheduling scheme,power aware high level synthesis,clock-skew scheduling,circuit optimisation,effective clock-skew scheduling scheme,optimization goal,power-aware high-level synthesis,clocks,low-power design,clock skew management,proposed scheme,low-power module binding algorithm,clock-skew management algorithm,high-level synthesis process,high-level synthesis,high level synthesis,heuristic algorithm,registers,clock skew,adders
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要