A Built-in Self-Diagnosis and Repair Design With Fail Pattern Identification for Memories

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2011)

引用 14|浏览4
暂无评分
摘要
With the advent of deep-submicrometer VLSI technology, the capacity and performance of semiconductor memory chips is increasing drastically. This advantage also makes it harder to maintain good yield. Diagnostics and redundancy repair methodologies thus are getting more and more important for memories, including embedded ones that are popular in system chips. In this paper, we propose an efficient memory diagnosis and repair scheme based on fail-pattern identification. The proposed diagnosis scheme can distinguish among row, column, and word faults, and subsequently apply the Huffman compression method for fault syndrome compression. This approach reduces the amount of data that need to be transmitted from the chip under test to the automatic test equipment (ATE) without losing fault information. It also simplifies the analysis that has to be performed on the ATE. The proposed redundancy repair scheme is assisted by fail-pattern identification approach and a flexible redundancy structure. The area overhead for our built-in self-repair (BISR) design is reasonable. Our repair scheme uses less redundancy than other redundancy schemes under the same repair rate requirement. Experimental results show that the area overhead of the BISR design is only 4.1% for an 8 K × 64 memory and is in inverse proportion to the memory size.
更多
查看译文
关键词
bisr design,yield enhancement,memory testing,integrated circuit testing,built-in self-repair (bisr),proposed redundancy repair scheme,fault syndrome compression,flexible redundancy structure,repair design,deep-submicrometer vlsi technology,memory repair,data compression,fail-pattern identification approach,fail pattern identification,automatic test equipment,built-in self test,storage management chips,fault diagnosis,ate,repair scheme,vlsi,integrated circuit design,efficient memory diagnosis,semiconductor memory chips,redundancy repair methodology,memory size,design-for-testability (dft),redundancy scheme,area overhead,built-in self-diagnosis,memory diagnostics,semiconductor memory,huffman compression method,proposed diagnosis scheme,repair rate requirement,built-in self-diagnosis-repair design,algorithm design,design for testability,redundancy,algorithm design and analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要