A generic systolic array building block for neural networks with on-chip learning

Neural Networks, IEEE Transactions(1993)

引用 72|浏览0
暂无评分
摘要
Neural networks require VLSI implementations for on-board systems. Size and real-time considerations show that on-chip learning is necessary for a large range of applications. A flexible digital design is preferred here to more compact analog or optical realizations. As opposed to many current implementations, the two-dimensional systolic array system presented is an attempt to define a novel computer architecture inspired by neurobiology. It is composed of generic building blocks for basic operations rather than predefined neural models. A full custom VLSI design of a first prototype has demonstrated the efficacy of this design. A complete board dedicated to Hopfield's model has been designed using these building blocks. Beyond the very specific application presented, the underlying principles can be used for designing efficient hardware for most neural network models.
更多
查看译文
关键词
Hopfield neural nets,VLSI,learning (artificial intelligence),neural chips,systolic arrays,Hopfield's model,VLSI implementations,computer architecture,neural networks,neurobiology,on-chip learning,systolic array building block
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要