In-network Monitoring and Control Policy for DVFS of CMP Networks-on-Chip and Last Level Caches

NOCS '12 Proceedings of the 2012 IEEE/ACM Sixth International Symposium on Networks-on-Chip(2013)

引用 81|浏览0
暂无评分
摘要
In chip design today and for a foreseeable future, on-chip communication is not only a performance bottleneck but also a substantial power consumer. This work focuses on employing dynamic voltage and frequency scaling (DVFS) policies for networks-on-chip (NoC) and shared, distributed last-level caches (LLC). In particular, we consider a practical system architecture where the distributed LLC and the NoC share a voltage/frequency domain which is separate from the core domain. This architecture enables controlling the relative speed between the cores and memory hierarchy without introducing synchronization delays within the NoC. DVFS for this architecture is more difficult than individual link/core-based DVFS since it involves spatially distributed monitoring and control. We propose an average memory access time (AMAT)-based monitoring technique and integrate it with DVFS based on PID control theory. Simulations on PARSEC benchmarks yield a 33% dynamic energy savings with a negligible impact on system performance.
更多
查看译文
关键词
parsec benchmarks,synchronization delays,core-based dvfs,dynamic energy savings,dynamic voltage,spatially distributed monitoring,average memory access time,control policy,distributed last level caches,dynamic voltage and frequency scaling,noc share,multicore,last level caches,pid control theory,dynamic energy saving,core domain,last level cache,on-chip communication,system performance,cmp networks-on-chip,multiprocessing systems,last-level cache,frequency scaling,in-network monitoring,integrated circuit design,dvfs,frequency domain,dynamic power,practical system architecture,memory system,noc,network-on-chip,chip design,three-term control,synchronisation,extrapolation,frequency domain analysis,network on chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要