ReBit: A Tool to Manage and Analyse FPGA-Based Reconfigurable Systems.

IPDPS Workshops(2011)

引用 4|浏览0
暂无评分
摘要
Partial dynamic reconfiguration of FPGAs is a methodology that allows the efficient use of FPGAs resources and an improved degree of flexibility with respect to static hardware when designing an architecture on FPGA. Recently several tools, aiming at supporting the designer in the implementation and the validation processes involved in partial reconfiguration, have been released. Within this scenario we introduce a framework, called ReBit, intended to be complementary to the most important of tool suite available today, e.g. Xilinx ISE suite, improving the existing features and adding new ones, such as partial bit stream scheduling policy testing and algorithmic bus macros placement, using different APIs, integrated in the framework. These features have been validated using different Xilinx FPGAs Spartan 3, Virtex II Pro and Virtex 4.
更多
查看译文
关键词
field programmable gate arrays,reconfigurable architectures,API,FPGA-based reconfigurable systems,ReBit,Virtex 4,Virtex II Pro,Xilinx FPGA Spartan 3,Xilinx ISE suite,algorithmic bus macros placement,field programmable gate array,partial bit stream scheduling policy testing,partial dynamic reconfiguration,tool suite,validation processes
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要