Automatic Feedback Control of Shared Hybrid Caches in 3D Chip Multiprocessors

Parallel, Distributed and Network-Based Processing(2011)

引用 5|浏览0
暂无评分
摘要
3D integration enables building caches from different types of technologies such as SRAM, Magnetic RAM (MRAM), DRAM, and Phase-change RAM (PRAM). Hybrid cache architectures (HCAs) have been proposed to take advantage of the benefits offered by these types of technologies. Employing this novel cache architecture to build shared caches in chip multiprocessors (CMPs) can lead to significant performance and power consumption improvements. In this paper, we focus on a 3D CMP design in which the shared last level L2 cache is composed of an MRAM layer and an SRAM layer stacked upon the processing cores and present a control theory centric approach designed to partition this shared hybrid L2 cache space dynamically among concurrently running applications in order to satisfy the application-level performance QoS targets. At each time interval, the two layers of the hybrid L2 cache are partitioned, based on the cache demands made by the controllers of the applications, to satisfy the specified performance targets. We evaluate our feedback control based scheme using various workloads. Our experimental evaluation shows that the proposed scheme is able to satisfy the specified performance QoS in most of the tested cases, by partitioning the hybrid cache space of the 3D CMP among co-runner applications.
更多
查看译文
关键词
automatic feedback control,application-level performance qos target,chip multiprocessors,novel cache architecture,significant performance,cache demand,hybrid cache architecture,shared hybrid caches,l2 cache space dynamically,specified performance qos,hybrid cache space,l2 cache,specified performance target,dram,feedback control,mathematical model,satisfiability,feedback,phase change,phase change ram,quality of service,three dimensional,control theory,sram
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要