The Hardware Thread Interface Design and Adaptation on Dynamically Reconfigurable SoC

Zhejiang(2009)

引用 3|浏览0
暂无评分
摘要
Nowadays, one of the challenges for creating a mixed hardware/software application on dynamically reconfigurable SoC is how to provide a unified programming model for hybrid hardware/software tasks and a portable interface adaptation for dynamically reconfigurable hardware tasks. In this paper, a POSIX-compliant hardware thread interface is proposed for data stream driven applications, serving for unified hardware/software multithread programming. At the same time, the stub/interface adaptation mechanism is also presented to support shared buffer based inter-thread communication/synchronization. At last, the experimental results on AES encryption/decryption hardware thread show that the interface design and adaptation could exploit programming transparency while effectively keep hardware efficiency.
更多
查看译文
关键词
hybrid hardware,mixed hardware,dynamically reconfigurable hardware task,decryption hardware thread show,portable interface adaptation,posix-compliant hardware thread interface,interface design,hardware efficiency,dynamically reconfigurable soc,interface adaptation mechanism,unified hardware,hardware thread interface design,application software,resource management,system on chip,unix,multi threading,cryptography,kernel,embedded software,hardware,operating systems,dynamic programming,programming,software design,synchronization,programming model
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要