A systematic approach to reducing semiconductor memory test time in mass production.

Taipei(2005)

引用 8|浏览0
暂无评分
摘要
Semiconductor memory testing has been a key problem in testing integrated circuits for years. With their growing density and capacity, the test time grows rapidly if the test methodologies and equipments remain the same. Test time reduction other than parallel insertion 驴 which is expensive and more and more difficult to keep up with the memory capacity growth 驴 is a long time research issue, as test cost is directly related to the time each product stays on the tester. In order to solve the test time reduction (TTR) problem, we propose a systematic approach to analyzing and rearranging the test items in the test flow. We propose three test compaction techniques: 1) removing redundant test items, 2) merging existing test patterns, 3) developing efficient new test patterns. The proposed TTR algorithm is shown to effectively reduce the test time of an industrial DRAM product. The TTR tool also can identify the redundant test items, suggest a proper test list, and provide the correlation between the test items. In the industrial case, about 19.5% of the total test time is reduced, on top of the original manually compacted test flow.
更多
查看译文
关键词
test compaction technique,existing test pattern,test cost,test time,mass production,proper test list,test time reduction,systematic approach,efficient new test pattern,test item,semiconductor memory test time,redundant test item,compacted test flow,semiconductor memory,automatic test pattern generation,integrated circuit,ram
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要