Domain Specific Reconfigurable Architecture of Turbo Decoder Optimized for Short Distance Wireless Communication

IPDPS '05 Proceedings of the 19th IEEE International Parallel and Distributed Processing Symposium (IPDPS'05) - Workshop 3 - Volume 04(2005)

引用 2|浏览0
暂无评分
摘要
This paper describes low power, reconfigurable architectures for Turbo Decoder. Currently most of the reconfigurable solutions in research target reconfiguration between different convolution based decoders for example Viterbi-Sova or Sova-LogMap. The reconfigurable Turbo decoder array presented in this paper not only provides flexibility to choose between different constraint lengths, frame lengths and code rates but also different levels of quantization. Similarly, dynamic or static mapping of different algorithms can be done to meet various performance constraints in terms of reduced power, improved speed and different levels of error correction. The architecture can support channel decoding for most of the current communication systems.
更多
查看译文
关键词
different algorithm,low power,reconfigurable solution,different level,reconfigurable architecture,different constraint length,specific reconfigurable architecture,reduced power,short distance wireless communication,turbo decoder,different convolution,reconfigurable turbo decoder array,microelectronics,mobile computing,field programmable gate arrays,embedded systems,domain specific,mobile communication,wireless communication,turbo codes,array,turbo code,bluetooth,communication system,error correction,quantization,embedded,decoding,convolution,hardware
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要